A PTL based highly testable structured ASIC design approach Conference Paper uri icon

abstract

  • In this paper, we describe a highly testable structured ASIC design methodology which utilizes a regular, pre-fabricated array of pass transistor logic based if-then-else (ITE) cells as the building block for the circuit. Given a logic netlist, we first construct Reduced Order Binary Decision Diagrams (ROBDDs) for the circuit in a partitioned manner, thereby allowing the approach to handle large designs. Test generation for each of these partitions can be performed extremely efficiently. The design methodology has been demonstrated to implement sequential as well as combinational designs, with low area and delay overheads compared to an ASIC approach.

published proceedings

  • ISIC-2009 - 12th International Symposium on Integrated Circuits, Proceedings

author list (cited authors)

  • Gulati, K., Jayakumar, N., & Khatri, S. P.

complete list of authors

  • Gulati, K||Jayakumar, N||Khatri, SP

publication date

  • December 2009