Computer Arithmetic Chapter uri icon

abstract

  • 2015 by World Scientific Publishing Co. Pte. Ltd. All rights reserved. Design of the leading zero anticipator (LZA) or detector (LZD) is pivotal to the normalization of results for addition and fused multiplication-addition in high-performance floating point processors. This paper formalizes the analysis and describes some alternative organizations and implementations from the known art. It shows how choices made in the design are often dependent on the overall design of the addition unit, on how subtraction is handled when the exponents are the same, and on how it detects and corrects for the possible one-bit error of the LZA.

author list (cited authors)

  • Swartzlander, E. E., & Lemonds, C. E.

citation count

  • 1

complete list of authors

  • Swartzlander, Earl E||Lemonds, Carl E

Book Title

  • Computer Arithmetic

publication date

  • April 2015