Blocker Tolerant Wideband Continuous Time Sigma-Delta Modulator for Wireless Applications Conference Paper uri icon

abstract

  • 2014 IEEE. A continuous-time low-pass ADC equipped with design techniques to provide robustness against saturation due to blockers is presented. An integrated low pass blocker filter that reduces the most critical adjacent/alternate channel blockers by 7/11 dB, respectively is implemented at the input of the ADC. The blocker filter is power efficient, highly linear and its noise is shaped out of signal band. Measurement results show that the proposed ADC implemented in a 90-nm digital CMOS process achieves 69 dB dynamic range over a 20 MHz bandwidth with a sampling frequency of 500 MHz and 17.1 mW of power consumption. The alternate channel blocker tolerance at the most critical frequency is -12.5 dBFS in the presence of a -12 dBFS in-band signal while the conventional modulator becomes unstable for -23.5 dBFS blocker power. The proposed integrated blocker filter is non-invasive, low power (1.4mW) and does not degrade the stability of the loop.

name of conference

  • 2014 IEEE 57th International Midwest Symposium on Circuits and Systems (MWSCAS)

published proceedings

  • 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS)

author list (cited authors)

  • Geddada, H. M., Park, C., Silva-Martinez, J., & Karsilayan, A. I.

citation count

  • 0

complete list of authors

  • Geddada, Hemasundar Mohan||Park, Chang-Joon||Silva-Martinez, Jose||Karsilayan, Aydin Ilker

publication date

  • August 2014